国产chinesehdxxxx老太婆,办公室玩弄爆乳女秘hd,扒开腿狂躁女人爽出白浆 ,丁香婷婷激情俺也去俺来也,ww国产内射精品后入国产

電子發(fā)燒友App

硬聲App

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會(huì)員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識(shí)你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示
創(chuàng)作
電子發(fā)燒友網(wǎng)>電子資料下載>可編程邏輯>FPGA/ASIC>Spartan-6 FPGA Configuration User Guide

Spartan-6 FPGA Configuration User Guide

2017-09-19 | pdf | 4268KB | 次下載 | 免費(fèi)

資料介紹

Spartan-6 FPGA Configuration User Guide

  Spartan?-6 FPGAs are configured by loading application-specific configuration data—a bitstream—into internal memory. Spartan-6 FPGAs can load themselves from an external nonvolatile memory device or they can be configured by an external smart source, such as a microprocessor, DSP processor, microcontroller, PC, or board tester. In any case, there are two general configuration datapaths. The first is the serial datapath that is used to minimize the device pin requirements. The second datapath is the 8- or 16-bit datapath used for higher performance or access (or link) to industry-standard interfaces, ideal for external data sources like processors, or x8- or x16-parallel flash memory. Like processors and processor peripherals, Xilinx? FPGAs can be reprogrammed, in system, on demand, an unlimited number of times. Because Xilinx FPGA configuration data is stored in CMOS configuration latches (CCLs), it must be reconfigured after it is powered down. The bitstream is loaded each time into the device through special configuration pins. These configuration pins serve as the interface for a number of different configuration modes: ? JTAG configuration mode ? Master Serial/SPI configuration mode (x1, x2, and x4) ? Slave Serial configuration mode ? Master SelectMAP/BPI configuration mode (x8 and x16) ? Slave SelectMAP configuration mode (x8 and x16) The configuration modes are explained in detail in Chapter 2, Configuration Interface Basics. The specific configuration mode is selected by setting the appropriate level on the mode input pins M[1:0]。 The M1 and M0 mode pins should be set at a constant DC voltage level, either through pull-up or pull-down resistors (2.4 kΩ), or tied directly to ground or VCCO_2. The mode pins should not be toggled during or before configuration but can be toggled after. See Chapter 2, Configuration Interface Basics, for the mode pin setting options. The terms Master and Slave refer to the direction of the configuration clock (CCLK): ? In Master configuration modes, the Spartan-6 device drives CCLK from an internal oscillator by default or optional external master clock source GCLK0/USERCCLK. To select the desired frequency, the BitGen -g ConfigRate option is used for the internal oscillator. The default is 2 MHz. The CCLK output frequency varies with process, voltage, and temperature. The data sheet FMCCKTOL specification defines the frequency tolerance. A frequency tolerance of ±50% means that a ConfigRate setting of 10 could generate a CCLK rate of between 5 MHz and 15 MHz.The BitGen sectionof UG628, Command Line Tools User Guide provides more information. After configuration, the oscillator is turned OFF unless one of these conditions is met: ? SEU detection is used. ? CFGMCLK in STARTUP primitive is connected. ? The internal clock source is selected in SUSPEND mode (the oscillator is on only during the WAKEUP sequence)。 ? Encryption is enabled. CCLK is a dual-purpose pin. Before configuration, there is no on-chip pull-up. After configuration, it is a user pin unless PERSIST is used. ? In Slave configuration modes, CCLK is an input. The JTAG/boundary-scan configuration interface is always available, regardless of the mode pin settings.
Spartan-6 FPGA Configuration User Guide

下載該資料的人也在下載 下載該資料的人還在閱讀
更多 >

評論

查看更多

下載排行

本周

  1. 1常用電子元器件集錦
  2. 1.72 MB   |  24489次下載  |  免費(fèi)
  3. 2ssd1306單片 CMOS OLED/PLED 驅(qū)動(dòng)芯片中文手冊
  4. 1.66 MB   |  5次下載  |  1 積分
  5. 3高壓MOS管MDD12N65F/MDD12N65P數(shù)據(jù)手冊
  6. 2.36 MB   |  4次下載  |  免費(fèi)
  7. 4PC2456高壓浪涌抑制器控制器數(shù)據(jù)手冊
  8. 3.03 MB   |  4次下載  |  免費(fèi)
  9. 5Brocade-300光纖交換機(jī)配置手冊
  10. 0.27 MB   |  2次下載  |  1 積分
  11. 6FP6195 60V、800mA、480KHz異步降壓轉(zhuǎn)換器規(guī)格書
  12. 0.88 MB   |  2次下載  |  免費(fèi)
  13. 7松下 rq-sx3隨身聽電路圖資料
  14. 2.93 MB   |  2次下載  |  5 積分
  15. 8中低壓MOS管2N7002數(shù)據(jù)手冊
  16. 3.77 MB   |  1次下載  |  免費(fèi)

本月

  1. 1常用電子元器件集錦
  2. 1.72 MB   |  24489次下載  |  免費(fèi)
  3. 2三相逆變主電路的原理圖和PCB資料合集免費(fèi)下載
  4. 27.35 MB   |  111次下載  |  1 積分
  5. 3運(yùn)算放大器基本電路中文資料
  6. 1.30 MB   |  16次下載  |  免費(fèi)
  7. 4蘋果iphone 11電路原理圖
  8. 4.98 MB   |  12次下載  |  5 積分
  9. 5常用電子元器件介紹
  10. 3.21 MB   |  10次下載  |  免費(fèi)
  11. 6EMC電路設(shè)計(jì)工程師必備的EMC基礎(chǔ)
  12. 0.42 MB   |  6次下載  |  2 積分
  13. 7ssd1306單片 CMOS OLED/PLED 驅(qū)動(dòng)芯片中文手冊
  14. 1.66 MB   |  5次下載  |  1 積分
  15. 8索尼-EJ1000 CD隨身聽電路原圖資料
  16. 6.28 MB   |  4次下載  |  5 積分

總榜

  1. 1matlab軟件下載入口
  2. 未知  |  935130次下載  |  10 積分
  3. 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
  4. 1.48MB  |  420064次下載  |  10 積分
  5. 3Altium DXP2002下載入口
  6. 未知  |  233089次下載  |  10 積分
  7. 4電路仿真軟件multisim 10.0免費(fèi)下載
  8. 340992  |  191390次下載  |  10 積分
  9. 5十天學(xué)會(huì)AVR單片機(jī)與C語言視頻教程 下載
  10. 158M  |  183345次下載  |  10 積分
  11. 6labview8.5下載
  12. 未知  |  81591次下載  |  10 積分
  13. 7Keil工具M(jìn)DK-Arm免費(fèi)下載
  14. 0.02 MB  |  73816次下載  |  10 積分
  15. 8LabVIEW 8.6下載
  16. 未知  |  65989次下載  |  10 積分